# RNN-Based Radio Resource Management on Multicore RISC-V Accelerator Architectures

Gianna Paulin<sup>®</sup>, *Student Member, IEEE*, Renzo Andri<sup>®</sup>, *Member, IEEE*, Francesco Conti<sup>®</sup>, *Member, IEEE*, and Luca Benini<sup>®</sup>, *Fellow, IEEE* 

Abstract—Radio resource management (RRM) is critical in 5G mobile communications due to its ubiquity on every radio device and its low latency constraints. The rapidly evolving RRM algorithms with low latency requirements combined with the dense and massive 5G base station deployment ask for an on-the-edge RRM acceleration system with a tradeoff between flexibility, efficiency, and cost-making application-specific instruction-set processors (ASIPs) an optimal choice. In this work, we start from a baseline, simple RISC-V core and introduce instruction extensions coupled with software optimizations for maximizing the throughput of a selected set of recently proposed RRM algorithms based on models using multilayer perceptrons (MLPs) and recurrent neural networks (RNNs). Furthermore, we scale from a single-ASIP to a multi-ASIP acceleration system to further improve RRM throughput. For the single-ASIP system, we demonstrate an energy efficiency of 218 GMAC/s/W and a throughput of 566 MMAC/s corresponding to an improvement of 10x and 10.6x, respectively, over the single-core system with a baseline RV32IMC core. For the multi-ASIP system, we analyze the parallel speedup dependency on the input and output feature map (FM) size for fully connected and LSTM layers, achieving up to 10.2x speedup with 16 cores over a single extended RI5CY core for single LSTM layers and a speedup of 13.8× for a single fully connected layer. On the full RRM benchmark suite, we achieve an average overall speedup of 16.4x, 25.2x, 31.9x, and 38.8x on two, four, eight, and 16 cores, respectively, compared to our single-core RV32IMC baseline implementation.

Index Terms—Application-specific instruction-set processor (ASIP), long short-term memory (LSTM), machine learning, neural networks, radio resource management (RRM), recurrent neural network (RNN), RISC-V.

## I. INTRODUCTION

**P**EOPLE'S demand for being mobile and continuously connected with reliable high-speed internet (e.g., for video streaming) and the increasing number of connected Internet-of-Things (IoT) devices make the new 5G radio

Manuscript received February 24, 2021; revised May 15, 2021; accepted June 6, 2021. This work was supported by Huawei Technologies Sweden AB. (Corresponding author: Gianna Paulin.)

Gianna Paulin is with the Integrated System Laboratory, ETH Zürich, 8092 Zürich, Switzerland (e-mail: pauling@iis.ee.ethz.ch).

Renzo Andri is with the Integrated System Laboratory, ETH Zürich, 8092 Zürich, Switzerland, and also with Huawei Technologies, Zurich Research Center, 8050 Zürich, Switzerland (e-mail: renzo.andri@huawei.com).

Francesco Conti is with the Department of Electrical, Electronic and Information Engineering, University of Bologna, 40136 Bologna, Italy (e-mail: f.conti@unibo.it).

Luca Benini is with the Integrated System Laboratory, ETH Zürich, 8092 Zürich, Switzerland, and also with the Department of Electrical, Electronic and Information Engineering, University of Bologna, 40136 Bologna, Italy (e-mail: benini@iis.ee.ethz.ch).

Color versions of one or more figures in this article are available at https://doi.org/10.1109/TVLSI.2021.3093242.

Digital Object Identifier 10.1109/TVLSI.2021.3093242

communication standard a necessity for the advancement of the digital revolution. However, these advancements heavily tighten the already demanding requirements on the hardware (HW) and software (SW) layers used in radio communication, pushing industry and academia toward improving the efficiency of radio resource management (RRM) [1].

RRM typically runs on a radio access network (RAN) System-on-Chip (SoC) on every base station. The RAN optimizes various tasks, such as, e.g., limited radio frequency communication spectrum utilization, transmission power control, error coding, and beamforming within a very short time period. While doing so, various constraints need to be considered: The communication load needs to be appropriately balanced, every user device needs to be served fairly, the overall throughput should be high, and ideally, everything should be performed with high energy efficiency. Fig. 1 gives a high-level overview of some essential RRM tasks with the most common performance metrics [2]. Traditionally used optimization algorithms for RRM include exhaustive heuristic search methods, iterative algorithms [3], [4], nonlinear nonconvex optimization problems [3], game theory, or Lagrangian relaxations [5].

Recently, however, algorithms based on deep learning (DL) have revolutionized many time-series analysis problems, such as speech recognition [6], speech synthesis [7], automatic translation [8], and biosignal analysis [9]. Therefore, it is no surprise that research has started to tackle RRM using neural networks [10]–[20]. Compared to the aforementioned traditional iterative algorithms, DL-based models are capable of autonomously extracting high-level features and (nonlinear) correlations with a much smaller computational cost, making their real-time implementation in the time range of milliseconds much easier [10].

Up until now, RRM tasks addressed by DL models are at the data-link layer of the OSI model [21]. Recurrent neural networks (RNNs), often the long short-term memory (LSTM) version, are successful at carrier sensing and collision detection and have the capability to learn and compensate nonlinearities and imperfections that are invariant to the environment in RF components at runtime [17]. Dynamic resource scheduling of frequency bands, dynamic range control, and various other network optimizations are successfully addressed by convolutional neural networks (CNNs) and LSTM networks [11], [12]. Multilayer perceptrons (MLPs) are used for optimal resource allocation [10], [13], dynamic transmit power control [14], dynamic multichannel access [15], beamformer design [10], dynamic spectrum allocation, transmission power control [16], and channel access optimizations [19].

1063-8210 © 2021 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See https://www.ieee.org/publications/rights/index.html for more information.



Fig. 1. Overview of various RRM tasks with their most common optimization constraints and metrics [2]. The resource categories are high-level and can include many fine-grained tasks, often also targeting metrics from other task categories.

|                                    | . Nexibility | Cost efficien | Derformance | integration |
|------------------------------------|--------------|---------------|-------------|-------------|
| Hardwired accelerator              |              |               | ++          | +           |
| FPGA accelerator                   | -            | -             | +           |             |
| Graphical processing unit (GPU)    | +            | +             | -           | -           |
| Application-specific ISA processor | +            | +             | +/-         | +           |
| General-purpose ISA processor      | ++           | +             |             | +           |

Fig. 2. Overview of benefits and drawbacks of various HW platforms for RRM. "+" corresponds to "high" and "-" to "low."

RRM tasks are highly latency-critical and are ideally performed in situ at the base stations. However, since RRM models and algorithms are typically rapidly evolving, while the costs of the base stations should be amortized over a long time period, specialized hardwired accelerators cannot provide enough flexibility. Using FPGA fabrics for RRM acceleration would bring the needed flexibility; however, FPGAs are expensive when targeting massive and dense deployment as required in 5G networks and are hard to integrate into bigger Systems-on-Chips (SoCs). In 5G network deployments, an approach based on application-specific instruction-set processors (ASIPs) achieves an excellent tradeoff between efficiency, costs, and flexibility. Furthermore, integrating an ASIP-based subsystem in complex 5G SoCs is a very widely practiced approach. In addition, the various high-quality open-source cores based on the open and royalty-free RISC-V ISA offer a widely supported standardized baseline to systematically explore the architectural needs of DL-based RRM applications. An overview of the benefits and drawbacks for various HW platforms is shown in Fig. 2.

This work is an extension of Andri *et al.* [22]. We evaluate the architectural needs of DL-based RRM applications on an RV32IMC RI5CY open-source core [23], introducing further extensions and support for parallelization. We perform all our evaluations on open-source single-core and multicore architectures based on the same core [24]. We make the following contributions.<sup>1</sup>

- 1) We define a benchmark suite with multiple MLP- and RNN-based RRM applications running on a single-core cluster configuration with RI5CY and apply various software optimizations: xPULP extensions (4.0×), improved data reuse through output feature map (OFM) tiling (1.7×), and input feature map IFM) tiling (3%).
- 2) We extend RI5CY with RRM-specific hardware instructions: custom activation (13% within LSTMs), a merged

- load and compute instruction  $(1.5\times)$  with minimal area overhead (3.4%), and no increase in the critical path.
- 3) On a single-core configuration, our instruction extensions achieve an energy efficiency of 218 GMAC/s/W and a throughput of 566 MMAC/s in 22FDX technology at 0.8 V, corresponding to an improvement of 10× and 10.6×, respectively, over a baseline RISC-V IMC core. Furthermore, we define a multicore RRM cluster configuration, showing that parallel speedups depend on the input and output FM size for fully connected layers (FCLs) and LSTM layers. We achieve up to 10.2× speedup with 16 cores over a single extended RI5CY core for single LSTM layers and up to 13.8× for single FCLs.
- 4) We provide a detailed analysis of parallelizing the RRM benchmark suite on a range of cluster configurations taking into account speedups, parallelization overhead (average of only 2.55% on bigger RRM models), and memory transfers. We achieve a total overall speedup of 193.7×, 110.4×, and 132.0× on 16 cores and 101.9×, 81.5×, and 93.4× on eight cores compared to the single-core RV32IMC baseline implementation when the complete models fit into 512 kB of L1 memory.

This article is structured as follows. Section II describes the related work and the selected benchmark suite. Section III describes the system architecture and all microarchitectural and software optimizations. In Section IV, we define an upper bound for the speedup on the multicore system. Section V discusses experiments on the single-core and multicore systems.

# II. RELATED WORK

# A. RNN for 5G

The expected benefits of 5G require a frequency band utilization in the range of 3–300 GHz, which goes beyond the previously utilized 300-MHz–3-GHz spectrum. Using these higher frequency bands incurs higher path losses, reflections, and scattering, requiring an ultradense base station deployment. In addition, 5G will be used in combination with other radio access technologies, such as 2G, 3G, and LTE-A resulting in higher interference. With the tightened device power consumption requirements and other equally essential requirements, such as fairness or load balancing, RRM for 5G becomes extremely complex [2].

Therefore, finding more efficient RRM algorithms is crucial for the successful deployment of 5G technology. With the recent DL revolution, it comes as no big surprise that industry and academia have started to tackle RRM with neural networks, which are now considered the SoA approach. The

<sup>&</sup>lt;sup>1</sup>Hardware, software and benchmarks have been open sourced on GitHub https://github.com/iis-eth-zurich/RNNASIP

TABLE I
BENCHMARK SUITE OF TYPICAL MODELS USED FOR RRM: LSTM RNNS AND MLPS THAT ARE BUILT FROM MULTIPLE FCLS

|              | #Params | # Input             | Layer    | 1     | Laye | er 2  | Laye | r 3   | Lay  | er 4  | Laye | er 5  | Laye | r 6   |
|--------------|---------|---------------------|----------|-------|------|-------|------|-------|------|-------|------|-------|------|-------|
|              |         | Features $N_I$      | Type     | $N_O$ | Type | $N_O$ | Type | $N_O$ | Type | $N_O$ | Type | $N_O$ | Type | $N_O$ |
| Model A [11] | 30k     | 10                  | LSTM     | 70    | FCL  | 70    | LSTM | 4     | -    | -     | -    | -     | -    | _     |
| Model B [12] | 1k      | 8                   | LSTM     | 8     | FCL  | 8     | -    | -     | -    | -     | -    | -     | -    | -     |
| Model C [16] | 160k    | 6                   | FCL      | 500   | FCL  | 250   | FCL  | 120   | FCL  | 6     | -    | -     | -    | -     |
| Model D [20] | 150k    | 512                 | FCL      | 200   | FCL  | 200   | FCL  | 16    | FCL  | 180   | -    | -     | -    | -     |
| Model E [10] | 85k     | 16                  | FCL      | 200   | FCL  | 200   | FCL  | 200   | FCL  | 4     | -    | -     | -    | -     |
| Model F [14] | 37k     | 57                  | FCL      | 200   | FCL  | 100   | FCL  | 40    | FCL  | 10    | -    | -     | -    | -     |
| Model G [19] | 24k     | 100                 | FCL      | 64    | FCL  | 64    | FCL  | 64    | FCL  | 64    | FCL  | 64    | FCL  | 2     |
| Model H [13] | 1k      | 4                   | FCL      | 32    | FCL  | 16    | FCL  | 4     | -    | -     | -    | -     | -    | -     |
| Model I [15] | 9k      | $10\times10\times8$ | 3x3-Conv | 800   | FCL  | 10    | -    | -     | -    | -     | -    | -     | -    | -     |

used DL models include deep MLPs [10], [13], CNNs, and LSTM RNNs [11], [12]. While attention-based models, such as transformer [25], have shown state-of-the-art results for all kinds of time-series predictions, to the best of our knowledge, this new network type has not yet been applied to RRM tasks.

In this work, we have selected a comprehensive set of DL-based RRM models as a benchmark suite (see Table I). All models are used in a deep reinforcement learning (DL-RL) setup: We have an agent which interacts with an environment. At every timestep, the agent decides based on an observed state of the environment according to a policy what action to take, thereby putting the environment in a new state. Based on the new state, the agent receives a feedback. The policy is typically implemented as a function approximation and, in our case, is implemented with MLP and/or LSTM models. Note that, in general, RL allows to perform policy updates online based on the received feedback. However, none of the selected benchmarks makes use of this feature. Instead, the models are trained offline and are deployed on a base station (typically on an RAN SoC). Online training support increases the computational complexity from  $\mathcal{O}(n_{\text{lavers}} \cdot n^3)$ for the inference of an MLP with  $N_I = N_O = n$  to  $\mathcal{O}(n_{\text{gradient iterations}} \cdot n_{\text{layers}} \cdot n^3)$ . While this can get problematic for the highly latency-critical RRM applications, off-line training still allows updating the models as needed periodically (e.g., once per week) [12].

Furthermore, DNN-based policies are trained with algorithms, such as gradient-descent and backpropagation, which, in contrast to the inference part of DNNs, typically still requires high-precision floating-point arithmetic. In contrast, inference works well with low-precision fixed-point arithmetic, such as 16-bit [26], 8-bit, or even fewer bits while keeping accuracy high [27]. As RRM mainly uses MLP and LSTM layers [28], the latter being well known for quite high sensitivity to numerical precision, we use for our implementation the rather conservative 16-bit integer format, which requires only simple or even no quantization-aware training methods.

Models A and B both combine LSTM and MLPs. Model A maximizes throughput by adapting dynamic channel selection, carrier aggregation, and spectrum access under fairness constraints [11]; Model B focuses more on the dynamic spectrum access for network utility maximization [12]. Model C is also an MLP and minimizes interference under latency constraints via channel selections and power control [16]. Model D targets a multichannel access problem for throughput maximization [20]. Models E and F tackle the problem of interference channel power control and throughput maximization [10], [14].

Model G optimizes the sum throughput and  $\alpha$ -fairness in time slot sharing among heterogeneous network nodes with different applied MAC protocols [19]. Model H optimizes throughput with a more general optimal resource allocation problem formulation. Finally, model I is the only CNN-based model. It aims at maximizing throughput by power control [15]. For more detailed information about the individual benchmarks, we refer the interested reader to the references of the corresponding models.

Currently, these RRM tasks are mainly executed on general-purpose processors on the 5G base stations [29]. The application-specific customization of these processors can cover the various needs of the RNN-based applications while still being flexible enough for adapting to rapidly evolving algorithms. In this work, we present the first, to the best of our knowledge, dedicated ASIP-based subsystem for running RNN-based RRM efficiently.

Up until now, all RAN SoCs are heavily proprietary and closed-source. These designs tend to be offered by a very limited number of vendors and typically require a complete replacement when upgrading to newer protocols and standards as their HW and SW designs are heavily coupled. The virtualization coming with OpenRAN offers operators to run software-based network functions on standard (COTS) servers, allowing them to upgrade software code and hardware components more gradually [30]. General-purpose hardware running software-defined stacks, however, is often suboptimal from a power viewpoint. Recently, a startup called EdgeQ [31] has announced a developer-accessible RISC-V-based SoC with custom hardware instructions to accelerate algorithms used for 4G and 5G communication and signal processing. Our own approach is similar but takes a further step toward openness, relying on: (i) open ISA; (ii) open-source cores and compilers; and (iii) open-source architecture [32].

## B. ISA Extensions for Domain Specialization

The idea of extending general-purpose cores with application-specific instructions is not new. ARM and Intel both offer various matrix computation and vector processing extensions in high-performance oriented general-purpose processors. For example, ARM has introduced the AARCH64 Neon extensions with the ARMv8-A processor series, including SIMD instructions for sum-dot-products (e.g., BFDOT) and  $2 \times 2$  matrix—matrix multiplications (e.g., BFMMLA) with two-way SIMD in brain floating-point format bfloat16. Note that this processor series comes in various microarchitectures. For example, the CORTEX-A55 (ARMv8.2-A) has an

in-order superscalar microarchitecture, while, e.g., CORTEX-A75 (ARMv8.2-A) incorporates an out-of-order superscalar pipeline. Intel's out-of-order SkyLake SP processors extend the x86 ISA with 512-bit wide vector units called AVX512 enabling 16 × 32-bit SIMD vector operation for multiplication in single-precision float (FP16) and accumulations in double-precision float (FP32). In 2019, Intel announced its new ×86 microarchitecture called Cascade Lake, which introduces the AVX512 Vector Neural Network Instructions (VNNI). AVX512 VNNI implements an 8-bit and 16-bit fixed-point vector product with 32-bit internal accumulation [33]. While Intel focuses mostly on the high-performance, high-cost processor market, ARM also offers microcontrollers in the low-cost and low-power range with the Cortex-M family. Recently, ARM introduced the Cortex-M55, an ultra-low-power in-order microprocessor with the Vector Extensions MVE (Helium). The Helium instructions support various single instruction–multiple data (SIMD) instructions (INT8/16/32, FP16/32), hardware loops, and interleaved postincrement load/stores [34]. The Helium extension shows that introducing custom ISA extensions is not only beneficial for high-performance general-purpose out-of-order cores and superscalar in-order cores but also for small, energy-efficient, in-order cores with an IPC close to one.

Several academic proposals also introduce specialized instructions: Neves et al. [35] introduce specialized SIMD instructions optimized for biological sequence alignment algorithms. Guan et al. [36] propose a custom fast Fourier transformation (FFT) instruction for increased throughput on orthogonal frequency-division multiplexing (OFDM)-based communication standards. Opportunities for ASIPs in 5G networks are surveyed in [37]. The authors also mention ASIPs for ML acceleration as a future direction in 5G applications. Our work takes a major step in this direction. We focus on RISC-V ISA extensions for two key reasons. First, RISC-V is designed for extensibility with significant parts of the opcode space reserved for custom extensions. Second, with the growing community around the open and royalty-free RISC-V ISA, the number of high-quality RISC-V-based open-source cores and microcontroller systems has grown rapidly. Various open-source cores already support custom instructions, e.g., the RI5CY core from the parallel ultra-low-power (PULP) project supports custom xPULP instructions, such as SIMD, HW loops, and postincrement loads [23]. In this work, we use the open RISC-V ISA and start as a baseline with a multicore cluster system based on the mentioned open-source RI5CY core.

# C. Software Optimizations

The rise of previously described ISA extensions has led industry and academia to develop highly optimized SW kernels, such as matrix-vector and matrix-matrix multiplications, which make the best use of these extensions. The used techniques mainly include the utilization of parallel SIMD computations and the data reuse within the local register file with appropriate tiling for reduced memory data loads. The latter has been commonly used for tiling the output FMs, where loaded IFMs can be reused to compute multiple outputs

in parallel [38], [39]. CNN can exploit the im2col concept of replicating and rearranging FMs for being formulated as a matrix–matrix multiplication problem [38], [39]. This well-researched reformulation enables the tiling of both the input and output FMs spatially in  $m \times n$ -sized tiles, thereby enabling the reuse of both weights and input FM pixels, which ultimately reduces the number of memory loads from  $\mathcal{O}(mn)$  to  $\mathcal{O}(m+n)$ . Since both the MLP and (nonconvolutional) LSTM layers are based on matrix–vector multiplications, this 2-D tiling cannot be reused.

In contrast to CNNs, RNNs require the use of non-linear activation functions, such as hyperbolic tangent and sigmoid. As their transcendental computation is computationally complex, various acceleration approaches have been proposed: (i) piecewise linear approximation (PLA) [38]; (ii) low-order Taylor series expansion (e.g., second order [40]); (iii) lookup table (LUT) with adaptive value granularity [41]; and (iv) small neural network [42]. For our extension, we apply the PLA approach and exploit unlike other works the symmetry property of tanh and sig. In addition, we go a step further than, e.g., ARM's CMSIS-NN library, and evaluate the error introduced by different numbers of interpolation intervals and take the applied fixed-point quantization into account [38].

### III. ASIP-BASED RNN ACCELERATION

## A. Baseline RISC-V Architecture

In this work, we propose an ASIP-based RNN RRM acceleration system. We start with designing a single-core ASIP, which we then integrate into a cluster with up to N = 16ASIPs. As a starting point for the ASIP, we use PULP's RI5CY core, a four-stage pipeline processor supporting the RISC-V standard extended with custom instructions (i.e., RV32IMFCXpulp ISA) [23]. We further extend the RI5CY core with a specialized dot product, hyperbolic tangent, and sigmoid instructions for efficient MLP and LSTM execution [22]. We evaluate these custom instructions for throughput and energy efficiency on the selected RRM benchmark suite in an acceleration subsystem of up to 16 RNN-enhanced RI5CY cores. An overview of the proposed architecture and its integration into a state-of-the-art RAN SoC is shown in Fig. 3. In the right half, we show the proposed RRM acceleration cluster. We perform the evaluations on a cluster configuration with a single RNN ASIP, in which case the modules with a dashed border in Fig. 3 would be removed and in a multicore configuration where all shown modules are used. For the integration of the proposed ASIP-based acceleration subsystem into a large 5G RAN SoCs, we propose to connect one of the proposed systems via a crossbar, e.g., by connecting it to the system crossbar in Marvell's Octeon TX2 CN98xx architecture [29], as shown in the left-hand side of Fig. 3.

The proposed RRM cluster is designed around a configurable number (up to 16) of enhanced-RI5CY cores. The cluster has no data cache hierarchy in the traditional sense. Instead, all ASIP cores share a single-cycle accessible L1 tightly coupled data memory (TCDM) with a banking factor of 2, composed of word-interleaved single-port SRAM macros as memory banks. The programmer is responsible to ensure that



Fig. 3. ASIP RNN subsystem overview including its integration in a typical RAN SoC. The arrows in the RRM cluster show in the master-to-slave direction. The modules with the dashed line as a border are only used for the multicore cluster configuration, while the modules with the solid lines are used for the single-core and multicore cluster configurations.

the correct data are loaded via DMA from the L2 memory before the ASIP cores try to access them. The required synchronization schemes are implemented by an event unit. We use three different cluster configurations for our evaluations, in which we have one, eight, or 16 ASIPs and a 1-MB, 512-kB, or 64-kB L1 memory. The L2 memory is mapped into the last level cache (LLC) memory of the RAN SoC.

A DMA engine is connected to the L1 memory via the logarithmic interconnect, to manage data transfers between L2 and the small L1 embedded within the RRM cluster. The DMA can be controlled by a single core from the cluster side and supports blocking and nonblocking 64-bit/cycle data transactions in both directions concurrently. The ASIPs fetch their instructions from a shared instruction cache. Multiport memory banks are used for the shared tag and instruction memory. The I-Cache has access to the 64-bit AXI cluster bus to fetch off-cluster data from the L2 in the case of a cache-miss. The 64-bit AXI cluster bus also serves DMA data transfers from L2 to L1 TCDM. Over a so-called peripheral interconnect, the ASIPs can control and program the DMA engine, event unit, or further peripherals, e.g., timers.

## B. Neural RRM Models

The selected set of benchmarks is based on two DL models: MLPs and LSTM RNNs. MLPs include at least three layers: one input, at least one hidden, and one output layer. These individual layers, also called *fully connected layers*, are biased matrix–vector multiplications transforming  $N_X$  input features  $\mathbf{x}_t$  at time t into  $N_O$  output activations  $\mathbf{y}_t$  with the weight  $\mathbf{W}_x \in \mathbb{R}^{N_O \times N_X}$  and bias  $\mathbf{b}_y \in \mathbb{R}^{N_O}$ 

$$\mathbf{y}_t = \mathbf{W}_x \mathbf{x}_t + \mathbf{b}_y. \tag{1}$$

*RNNs* [43] are a linear superposition of multiple FCLs activated by a nonlinear activation function *act* (typically hyperbolic tangent or sigmoid function) with a feedback over the *hidden state*  $\mathbf{h}_t = (h_1, h_2, \dots, h_{N_H})$  with  $N_H$  elements

$$\mathbf{h}_t = \operatorname{act}(\mathbf{W}_{xh}\mathbf{x}_t + \mathbf{W}_{hh}\mathbf{h}_{t-1} + \mathbf{b}_h). \tag{2}$$

RNN networks can contain multiple RNN layers by feeding the *hidden* state of one RNN layer as *input state* to the next RNN layer. The final output of the network is computed from the *hidden* state of the last RNN layer

$$\mathbf{y}_t = \operatorname{act}(\mathbf{W}_{h\mathbf{v}}\mathbf{h}_t + \mathbf{b}_{\mathbf{v}}). \tag{3}$$

LSTM neural networks [44] are a subclass of RNNs specialized in learning both short- and long-term time-series dependencies. Besides the hidden state  $\mathbf{h}_t$ , LSTMs include an internal *cell* state  $\mathbf{c} = (c_1, c_2, \ldots, c_{N_H})$ . Their computation include matrix–vector multiplication, pointwise vector–vector additions/multiplications, and pointwise applied sigmoid and hyperbolic tangent activation functions

$$\mathbf{i}_t = \sigma(\mathbf{W}_{xi}\mathbf{x}_t + \mathbf{W}_{hi}\mathbf{h}_{t-1} + \mathbf{b}_i) \tag{4}$$

$$\mathbf{f}_t = \sigma(\mathbf{W}_{xf}\mathbf{x}_t + \mathbf{W}_{hf}\mathbf{h}_{t-1} + \mathbf{b}_f) \tag{5}$$

$$\tilde{\mathbf{c}}_t = \tanh(\mathbf{W}_{xc}\mathbf{x}_t + \mathbf{W}_{hc}\mathbf{h}_{t-1} + \mathbf{b}_c) \tag{6}$$

$$\mathbf{c}_t = \mathbf{f}_t \odot \mathbf{c}_{t-1} + \mathbf{i}_t \odot \tilde{\mathbf{c}}_t \tag{7}$$

$$\mathbf{o}_t = \sigma(\mathbf{W}_{xo}\mathbf{x}_t + \mathbf{W}_{ho}\mathbf{h}_{t-1} + \mathbf{b}_o) \tag{8}$$

$$\mathbf{h}_t = \mathbf{o}_t \odot \tanh(\mathbf{c}_t) \tag{9}$$

including the *input gate* i, *forget gate* f, *output gate* o, and the *cell* state c.

## C. Enhanced RISC-V ISA

In this section, we summarize our custom ISA extensions used in our ASIP cluster. For more details, we refer the interested reader to [22].

- 1) xPULP Extensions: The baseline RI5CY core already supports various specialized HW instructions, such as SIMD, HW loops, and postincrement loads under the name xPULP, which we leverage in the first optimization step.
- 2) Tanh and Sigmoid Extension (HW): The two nonlinear activation functions used for neural networks, such as LSTM networks, are sigmoid sig and hyperbolic tangent tanh. Their execution is often emulated in software with the help of a linear approximation technique requiring multiple iterations until the required precision is reached. This emulation can quickly become a major contributor to the overall execution time of LSTM networks as, for example, Challita *et al.* [11]



Fig. 4. RNN RISC-V core with extensions to RI5CY core [23] in blue and datapath for pl.sdotpsp instruction marked in bold lines.

and Naparstek and Cohen [12] show that the calculations of tanh and sig require together 10.5% and 33.6% of the overall computation cycles.

Therefore, we introduce two new single-cycle HW instructions  $pl.tanh\ rD$ , rA and  $pl.sig\ rD$ , rA. They are implemented as linear function approximation within certain intervals. The precomputed approximation parameters m and q are loaded from lookup tables (LUTs) for a certain interval. After the linear approximation, the result is mirrored if needed (symmetry property). For more details on the implementation and an error evaluation, we refer the interested reader to [22].

3) Load and Compute VLIW Instruction (HW): An evaluation of instruction counts in the benchmarks [see Table III(c)] shows that the two xPULP instructions lw! and pl.sdotsp.h are by far the two most executed instructions within our benchmark suite. Thus, we introduce a new instruction that combines the two instructions within a single pl.sdotsp.h instruction, which is capable of loading data and calculating the 16-bit packed SIMD sum-dot-product

$$rD[31:0] += rA[31:16]*rB[31:16] + rA[15:0]*rB[15:0].$$

rA contains the memory address, loaded from memory by the load/store unit (LSU), and is incremented for the next data access. The instruction makes use of two special-purpose registers, SPR, which are written and read in an alternating way (using pl.sdotsp.h.0 and pl.sdotsp.h.1 instructions), which helps to avoid a two-cycle latency and, thus, unnecessary stalling. As the presented customized instructions were implemented for the RI5CY core, Fig. 4 shows the extended RI5CY datapath where the datapath for the extended pl.sdotsp.h instruction is highlighted in blue.

A comparison between the assembly code with (middle) and without (left) including the output FM tiling of size d=4, is shown in Fig. 5. In the middle, the first two pl.sdotsp.h instructions before the HW loop preload the two SPR with the first two weights. The corresponding IFM is loaded in line 4, followed by a bubble caused by the latency of the load word instruction and the following instructions' data dependency.

## D. Loop Tiling and Double Buffering

1) Baseline: As a baseline, we have developed a straightforward implementation for the FCL and LSTM kernels. For example, the matrix-vector multiplication makes use of



Fig. 5. Assembly code comparison baseline + output FM tiling, +pl. sdotsp.h instruction, and +input FM tiling.

a double nested loop over all inputs and output. All weights and activations are encoded into the 16-bit  $Q_{3.12}$  fixed-point format, and all computations were validated against a 32-bit floating-point implementation. The 16-bit quantization can be applied on the benchmark suite without fixed-point aware retraining and, therefore, offers a good compromise between accuracy/robustness and energy efficiency/throughput.

2) Output Feature Map Tiling (SW): A single MAC operation requires two inputs, which need two memory loads: one for the input feature and one for the weight. While the weights differ for each input feature, the input features can be reused for several outputs. The next improvement step exploits this fact by reorganizing the output features in tiles of d output features over which a loaded input feature is reused. The partial sums of the d output features are kept in d processor registers. They are written back to the memory once all input features have contributed their part to the corresponding results. Algorithm 1 gives a high-level overview of the aforementioned output FM tiling.

The loaded input feature (line 7) can be used by d pl.sdotsp instructions (line 11) each performing two mac operations on 16-bit data. In total, this results in  $\mathcal{O}(1+1/N)$  loads needed per pl.sdotsp instruction. The FM tile size d is optimally smaller or equal to the number of available processor registers, as, in these cases, the partial results can be kept locally. Going beyond this limitation would decrease efficiency because the intermediate results have to be pushed back into the memory before being reused.

In addition, the compiler can rearrange the instructions and hide the load latency. We empirically determined an optimal

# Algorithm 1 FCL With Output FM Tiling

#### **Require:** All weights $w_{mn}$ , biases $b_n$ and input activations $x_m$ for all input channels $m \in N_I$ and output channels $n \in N_O$ in memory 1: for all d in $\{8, 4, 2, 1\}$ do 2: tiles $\{y_{k\cdot d},\ldots,y_{(k+1)\cdot d}\}$ do 3: for all output channels $y_s$ in d-sized tile $\tilde{y}_k$ do 4: $temp\_out[s] = Mem(b_s)$ 5: end for 6: for all input channels $x_r$ in x do 7: temp in=Mem $(x_r)$ #unroll following loop 8: 9: for all output channels $y_s$ in d-sized tile $\tilde{y}_k$ do $w=Mem(w_{s,r})$ 10: 11: $temp\_out[s] += temp\_in * w$ end for 12. 13: for all output channels $y_s$ in d-sized tile $\tilde{y}_k$ do 14: $temp\_out[s] = temp\_out[s] >> 12 // quantize$ $Mem(y_s) = temp\_out[s]$ 15: 16: 17: end for 18: end for 19: end for



Fig. 6. Example of the tiling for a linear layer which is distributed on a four-core ASIP cluster.

tile size of  $d_{\text{optimal}} = 8$  for our implementation, which means that each core works on multiple rounds of tiles of size  $d \in \{8, 4, 2, 1\}$  until no remainder is left. The input features of convolutional layers can be rearranged and replicated (i.e., im2col) in such a way that its computation is mapped on a matrix–matrix multiplication (as shown by Lai *et al.* [38] and Garofalo *et al.* [39]), enabling the same tiling optimization.

- 3) Input Feature Map Tiling (SW): To get rid of the bubble, as shown in Fig. 5, another optimization was implemented where the loop loads two input data words, which corresponds to four 16-bit input features. This doubles the number of pl.sdotsp.h instructions in the innermost loop, as shown on the right-hand side in Fig. 5.
- 4) Multicore Tiling: For the evaluation of the cluster-based configuration on up to  $16 \times$  enhanced RI5CY cores, the kernels and computations are tiled and distributed along the output dimension, which results in every core working on  $\tilde{N}_O$  output features in parallel, as follows:

$$\tilde{N}_O = \left\lceil \frac{N_O}{N_{\text{cores}}} \right\rceil. \tag{10}$$

In contrast to tiling along the input dimension, this method does not require any additional overhead for combining partial results across multiple cores. Fig. 6 shows conceptually how the computation on the output FM tiles of a linear layer is distributed on an exemplary cluster with four RNN ASIPs. Our tiling approach is commonly used [38]; however, we adapt the tiling to overlap as many DMA transfers with computation phases for optimal performance. As the first step, every core has to compute its assigned tile size, the start address, and their

#### TABLE II

TCDM Contention in % With All Single-Core Optimizations Enabled With a Weight Offset of 6 Against No Weight Offset on an FCL Layer With  $N_I=N_O=64$  Evaluated on a 16-Core Cluster Configuration With  $32\times$  L1 Memory Banks

| Weight Offset | 1 Core | 2 Cores | 4 Cores | 8 Cores | 16 Cores |
|---------------|--------|---------|---------|---------|----------|
| 0             | 0.0%   | 27.5%   | 10.9%   | 14.8%   | 14.3%    |
| 6             | 0.0%   | 0.1%    | 1.9%    | 2.7%    | 14.5%    |

tile size of the assigned weights and features, which costs us up to 14 instructions.

- 5) Storing Weights With Address Offset: When multiple cores access the cluster memory, various cores may want to access the same memory bank at the same time to load the weights or features of the model. When this happens, only one of the cores gets its request granted and receives the requested data, while the other cores' memory load requests get stalled and have to wait. These so-called banking conflicts can result in many wasted cycles and should be prevented. As a countermeasure, we implemented an offset in weight storage in memory, allowing every core to start at a different address. Table II shows the cycles lost due to TCDM banking conflicts with a weight offset of six against no weight offset.
- 6) Double Buffering: The double-buffering concept uses two buffers to store input data. While the data in the first buffer are being processed (e.g., weights of current network layer), new data (e.g., weights of next network layer) are loaded into the second buffer. This alternating buffer usage allows for overlapping the computation and DMA transaction phases and reduces overall run time. However, entirely hiding the DMA transaction is only possible if the computation time of a network tile is longer than the DMA data transfer time for loading the next tile parameters.
- 7) Batching: If the DMA transaction outlasts the computation time, the cores need to wait and are stalled, thereby reducing the speedup. We increase the computation time by batching the input activations, which means that the parameters of a layer or model are loaded once and are consumed by computing not only on one feature but also on one or multiple following input features. However, introducing this form of batching increases the latency, which, consequently, might violate the tight timing constraints for RRM decisions. Hence, batching can be applied to a limited extent.

## IV. MULTICORE SPEEDUP MODEL

To verify the optimality of the parallelized implementation, we introduce an upper bound model for the speedup based on Amdahl's Law and the innermost loop behavior. Amdahl's Law, as shown in (11), describes the theoretical speedup SU, which can be achieved by running a model on multiple cores in parallel. *P* is the fraction of the code that can be parallelized with a speedup *S* 

$$SU = \frac{1}{(1-P) + \frac{P}{S}}.$$
 (11)

Out of these parameters, P is static and can be measured, whereas S depends on the computational load. For example,



Fig. 7.  $S_{\text{estimate}}$  for various  $N_O$  and various number of active cores.

if the load is perfectly dividable by the number of available cores, the speedup achieves its maximum  $S_{\rm ideal} = N_{\rm cores}$ . However, any load imbalance can cause a nonideal speedup  $S_{\rm estimate}$  that we estimate with our model. The following evaluation targets the FCL kernel. For simplicity reasons, we assume that  $N_I$  and  $N_O$  are even numbers.

As the multicore implementation follows the second level of output FM tiling, each core works on  $\tilde{N}_O$  output features, as described in (10). Following the first level of output FM tiling performed on  $\tilde{N}_O$  of a single core, each core works on a round of tiles of size  $d \in \{8, 4, 2, 1\}$  until no remainder is left. Equation (12) defines  $I_d$ , the number of instructions in the parallelizable part P of the kernel for a single tile of size d. The total amount of instructions can then be computed by the following equations:

$$I_{d} = \left(\underbrace{\frac{2 \cdot d}{\text{preload bias}}}_{\text{get address}} + \underbrace{\frac{N_{I}}{4}}_{\text{2x data}} \cdot (2 \cdot d + 2) + \underbrace{2 \cdot d}_{\text{shift}}_{\text{\& store}}\right)$$
(12)

$$I_{\text{tot},N_{\text{cores}}} = \sum_{d \in \{8,4,2,1\}} N_{\text{tiles},d} \cdot I_d$$
(13)

$$N_{\text{tiles},d} = \left\lfloor \frac{N_{O,d}}{d} \right\rfloor \tag{14}$$

$$N_{O,d} = \begin{cases} \tilde{N}_O, & \text{if } d = d_{\text{max}} = 8\\ (\tilde{N}_O\%(2 \cdot d)), & \text{if } d \in \{4, 2, 1\}. \end{cases}$$
 (15)

With the help of these equations, the number of instructions of the parallelizable part P can be estimated for the number of used cores  $N_{\text{cores}} \in \{1, 2, 4, 8, 16\}$ , which allows to estimate a more accurate achievable speedup  $S_{\text{estimate}, N_{\text{cores}}}$  by the following equation:

$$S_{\text{estimate}, N_{\text{cores}}} = \frac{I_{\text{tot}, 1}}{I_{\text{tot}, N_{\text{cores}}}}.$$
 (16)

We analyzed  $S_{\text{estimate}}$  for two configurations.

- 1)  $N_I \in \{4, 5, ..., 512\}$  and  $N_O = 128$ .
- 2)  $N_O \in \{4, 5, ..., 512\}$  and  $N_I = 128$ .

As the speedup is independent of the number of input features  $N_I$ , we only show the dependency of  $S_{\text{estimate}}$  on the number of output features  $N_O$  of the FCL kernel in Fig. 7. We define the following properties.

- 1)  $N_I$ -Independency:  $S_{\text{estimate}}$  is independent of  $N_I$ .
- 2)  $N_O$ -Dependency:  $S_{\text{estimate}}$  depends on  $N_O$ .
  - a) Saturation: A minimum amount of output features  $N_O$  is needed to fill up the various cores.

b) Optimality Condition: Once a core is saturated, optimal  $S_{\text{estimate}} = S_{\text{ideal}} = N_{\text{cores}}$  can be achieved when  $(N_O/N_{\text{cores}})\%d_{\text{optimal}} = \tilde{N}_O\%d_{\text{optimal}} \stackrel{!}{=} 0$  is fulfilled, where  $d_{\text{optimal}} = 8$ .

Following these properties, for a single-core, a multiple of eight output features are optimal. Other configurations behave similarly, two cores with a multiple of 16, 4 with 32, 8 with 64, and 16 cores with 128.

## V. EVALUATIONS AND RESULTS

First, we discuss the results for the single-core acceleration system. We introduce three different cluster configurations for the evaluation of the multicore acceleration system. Finally, we present the HW impacts of the ISA extensions. All performance numbers were obtained from an event-based C++ virtual platform implementation called *GVSoC* whose cycle accuracy was calibrated with RTL simulation measurements [45].

# A. Single-Core Evaluation

The single-core configuration has an L1 memory size of 1 MB and only one core, meaning that the modules with a dashed border in the RRM cluster on the right-hand side of Fig. 3 are nonexistent (N = 1 in Fig. 3). The performance results for this cluster configuration are presented in the same order in which we applied them. After every step, we focus on the largest cycle and instruction count of the optimized implementation to optimize the highest contributors in the next optimization step (see Table III). The straightforward C-implementation is compiled with standard GCC 7.1.1 for RISC-V RV32IMFC ISA and run on the single-core cluster configuration with the unoptimized baseline RI5CY core and an L1 memory size of 1 MB. With this rather large L1 memory size, all models can be stored locally, allowing an evaluation of a single ASIP independent of any model tiling effects. The instruction count for the entire benchmark suite is shown in Table III(a) and serves as a baseline for all HW and SW optimizations implemented on the single-core cluster configuration. Table III(b) shows that the three optimization techniques, SIMD, HWL, and postincrement load, as described in Section III-C1 achieve a 4.0× reduction in the number of instructions with respect to the unmodified RISC-V IMC

The optimal OFM Tiling into tiles of size  $d_{\text{optimal}} = 8$ , as described in Section III-D2, brings an additional improvement of 1.89× on the RRM benchmark suite, as shown in Table III(c). A more detailed insight into the various benchmarks is given in Fig. 8. While most networks improved between  $1.79 \times [19]$  and  $1.87 \times [15]$ , those with smaller OFM sizes  $N_O$  suffer from the higher overhead and achieve a less speedup, e.g.,  $1.07 \times [13]$  and  $1.30 \times [12]$ . The first HW extensions for tanh and sig, as described in Section III-C2, are only used by the LSTM-based benchmarks [11], [12]. They allow a further cycle count reduction from 51.2 to 44.5 kcycles, which results in a 13.0% improvement. The Load and Compute HW instruction described in Section III-C3 can again be exploited by all benchmarks and reduces the overall cycle count again by  $1.7 \times$ , as can be seen in Table III(d). The additional IFM Tiling, as described in Section III-D3, gives

TABLE III

CYCLE AND INSTRUCTION COUNT FOR THE ENTIRE RRM BENCHMARK SUITE (RISCY IN BOLD AND NEW EXTENSIONS IN BLUE). (a) W/O OPT (RV32IMC). (b) +SIMD/HWL (XPULP). (c) +OUT-FM TILE./TANH/SIG. (d) +PL.SDOTSP INSTRUCTION. (e) +INPUT FM TILING

| a) w/               | o opt (RV | 32IMC)  | b) +SI  | MD/HWL | (Xpulp) | c) +Out  | -FM Tile | ./tanh/sig | d) +pl.s | dotsp ins | truction | e) +In   | put FM | Tiling  |
|---------------------|-----------|---------|---------|--------|---------|----------|----------|------------|----------|-----------|----------|----------|--------|---------|
| Instr.              | kcycles   | kinstrs | Instr.  | kcyc.  | kinstrs | Instr.   | kcyc.    | kinstrs    | Instr.   | kcyc.     | kinstrs  | Instr.   | kcyc.  | kinstrs |
| addi                | 3'269     | 3'269   | lw!     | 2'432  | 1'621   | lw!      | 894      | 893        | pl.sdot  | 811       | 811      | pl.sdot  | 817    | 817     |
| bltu                | 3'248     | 1'627   | pv.sdot | 811    | 811     | pv.sdot  | 811      | 811        | lw!      | 166       | 83       | lw!      | 83     | 83      |
| lh                  | 3'248     | 3'248   | addi    | 22     | 22      | lw       | 9        | 9          | lw       | 9         | 9        | lw       | 39     | 35      |
| SW                  | 1'627     | 1'627   | jal     | 10     | 5       | sw       | 8        | 8          | SW       | 8         | 8        | SW       | 16     | 16      |
| lw                  | 1'627     | 1'627   | sh      | 10     | 10      | add      | 7        | 6          | add      | 7         | 6        | d.srai   | 8      | 8       |
| mac                 | 1'621     | 1'621   | srai    | 10     | 10      | tanh,sig | 0.4      | 0.4        | tanh,sig | 0.4       | 0.4      | tanh,sig | 0.4    | 0.4     |
| oth.                | 43        | 32      | oth.    | 28     | 27      | oth.     | 26       | 26         | oth.     | 30        | 29       | oth.     | 17     | 10      |
| $\overline{\Sigma}$ | 14'683    | 13'051  | Σ       | 3'323  | 2'506   | Σ        | 1'756    | 1'753      | Σ        | 1'028     | 943      | Σ        | 980    | 969     |
| Impr.               | Baseline  | e (1×)  | Impr.   | 4.4    | ×       | Impr.    | 8.4×     | (1.9×)     | Impr.    | 14.3×     | (1.7×)   | Impr.    | 15.0×  | (1.05×) |



Fig. 8. Speedup with respect to the RISC-V IMC baseline implementation for a typical neural networks workload in RRM.

#### TABLE IV

MEASURED OPERATIONS/CYCLE ON AN OPTIMIZED SINGLE-CORE IMPLEMENTATION AGAINST A PARALLELIZABLE SINGLE-CORE IMPLEMENTATION, SHOWING THE PARALLELIZATION OVERHEAD, SUCH AS SYNCHRONIZATION AND TILE DETERMINATION

|              | 1 Core<br>single-core<br>[Op/Cycle] | 1 Core<br>large cluster<br>[Op/Cycle] | Parallelization<br>Reduction<br>[Op/Cycle] |
|--------------|-------------------------------------|---------------------------------------|--------------------------------------------|
| Model A [11] | 1.92                                | 1.85                                  | 0.07                                       |
| Model C [16] | 3.31                                | 3.22                                  | 0.09                                       |
| Model D [20] | 3.37                                | 3.31                                  | 0.06                                       |
| Model E [10] | 3.21                                | 3.14                                  | 0.07                                       |
| Model F [14] | 3.04                                | 2.93                                  | 0.11                                       |
| Model G [19] | 2.68                                | 2.63                                  | 0.05                                       |
| Average      | 2.92                                | 2.85                                  | 0.08 (2.6%)                                |

additional modest gain of  $1.05 \times$  (or 4.9%) [see Table III(e)], since loads and stores from the stack increase by  $1.4 \times$  as more registers are needed.

In summary, the achieved overall speedup of  $10.6\times$  with respect to the RISC-V IMC baseline comes from using SIMD and HWL from the \*PULP extension (4.0×), the OFM tiling (1.7×), the activation function instruction (3.0%), the merged load and compute instruction (1.5×), and the IFM tiling (3.0%). In total, we achieve an additional speedup of  $3.4\times$  compared to the XPulp implementation. The relative benefits of each optimization step for the full benchmark are shown in Fig. 8. While the input FM tiling had a positive effect for most networks, benchmarks with smaller FM need slightly more cycles caused by the increased stack operations.

## B. Multicore Evaluation

1) Multicore Cluster Configurations: We evaluate the individual kernels and the benchmark suite on three multicore cluster configurations.

- Evaluation Cluster: 16× ASIPs, 1 MB L1, and min. 1-MB L2.
- 2) Large Cluster: 16× ASIPs, 512 kB L1, and min. 1-MB L2.
- 3) Small Cluster: 8× ASIPs, 64 kB L1, and min. 512-kB L2.

The first evaluation cluster configuration is only used to analyze the speedups for the LSTM and FCL kernels. Note that the large L1 memory, if brought on silicon, would impose a large cost in terms of the area in a 5G SoC. The second *large* cluster configuration allows keeping most of the benchmark suite locally in the L1 memory. For optimal allocation of the various resources for wireless communication, often multiple models are run on the same platform. Therefore, being capable of loading a complete model at a time comes in handy. Anyway, an evaluation on this configuration will give an upper limit for the achievable speedup for smaller cluster configurations where some form of the tiling is either needed to adjust the load of imbalanced layer sizes or simply because the complete model does not fit into L1. The memory size of the *small cluster* configuration is the most affordable in terms of silicon real-estate in a 5G SoC and, furthermore, has in a similar form already been taped out successfully [24], [46], making it a reasonable choice for a final evaluation of the RRM benchmark suite. As the parallelization of CNNs is already analyzed thoroughly in related work [39], we will ignore the CNN-based model I [15] for the following experimental results.

2) Multicore, Standalone Kernel, Evaluation Cluster: The following results of our parallelized LSTM and FCL kernels are measured on the evaluation cluster configuration. The complete evaluation for the FCL kernel, as shown in Fig. 9(a)–(d), covers a sweep over the input and output FM sizes  $N_I$ ,  $N_O \in \{32, 64, ..., 384\}$ . When only two



Fig. 9. Speedup on the *evaluation cluster* of a single FCL or LSTM layer for various IFM and OFM sizes. (a) FCL: speedup for two cores. (b) FCL: speedup for four cores. (c) FCL: speedup for eight cores. (d) FCL: speedup for 16 cores. (e) LSTM: speedup for two cores. (f) LSTM: speedup for four cores. (g) LSTM: speedup for eight cores. (h) LSTM: speedup for 16 cores.

TABLE V

ACHIEVED OP/CYCLE FOR THE LARGER MODELS ON THE LARGE CLUSTER CONFIGURATION AND THE SMALL CLUSTER CONFIGURATION WITH AND WITHOUT BATCHING. THE RELATIVE DIFFERENCE IS COMPARED TO THE ACHIEVED OPERATIONS/CYCLE ON THE LARGE CLUSTER CONFIGURATION

|                 |        | Large   | Cluster |         | Sn            | nall Cluster - w/  | <b>Batching</b> | Small Cluster - with Batching |              |                    |               |         |  |
|-----------------|--------|---------|---------|---------|---------------|--------------------|-----------------|-------------------------------|--------------|--------------------|---------------|---------|--|
| Operation/Cycle | I Core | 2 Cores | 4 Cores | 8 Cores | I Core        | <sup>2</sup> Cores | 4 Cores         | 8 Cores                       | I Core       | <sup>2</sup> Cores | 4 Cores       | 8 Cores |  |
| Model C [16]    | 3.22   | 6.05    | 10.94   | 19.52   | 2.84 / -11.8% | 5.47 / -9.6%       | 6.94 / -36.6%   | -                             | 3.03 / -5.9% | 6.03 / -0.3%       | 10.17 / -7.0% |         |  |
| Model D [20]    | 3.31   | 6.46    | 11.55   | 18.08   | 2.97 / -10.3% | 4.85 / -24.9%      | 6.58 / -43.0%   | -                             | 3.17 / -4.2% | 5.62 / -13.0%      | 8.36 / -27.6% | _       |  |
| Model E [10]    | 3.14   | 6.01    | 10.60   | 15.59   | 2.98 / -5.1%  | 5.10 / -15.1%      | 6.40 / -39.6%   | -                             | 2.99 / -4.8% | 5.44 / -9.5%       | 8.55 / -19.3% | _       |  |
| Model F [14]    | 2.93   | 5.29    | 8.14    | 11.49   | 2.69 / -8.2%  | 4.29 / -18.9%      | 5.55 / -31.8%   | -                             | 2.80 / -4.4% | 5.06 / -4.3%       | 7.73 / -5.0%  | =       |  |
| Average         | 3.15   | 5.95    | 10.31   | 16.17   | 2.87 / -8.9%  | 4.93 / -17.2%      | 6.37 / -38.2%   | -                             | 3.00 / -4.8% | 5.54 / -7.0%       | 7.95 / -15.6% | _       |  |

[see Fig. 9(a)] or four cores [see Fig. 9(b)] in the cluster are enabled (while the others are shut off), the achieved speedup on the FCL kernel saturates for already rather small  $N_I$  and/or  $N_O$  toward its upper limit of  $SU_{\rm ideal} = N_{\rm cores}$ . In contrast, when eight or 16 cores are active, it needs a higher output FM size  $N_O$  than an input FM size  $N_I$  for the achieved speedup to incline toward the ideal speedup. These observations are aligned with the *Saturation* and the  $N_I$ -independency property of our simplified model in Section IV. The latter property shows itself in the smooth increase in  $SU_{\rm measured}$  in  $N_I$ -direction. The  $N_O$ -dependency of the stated *Saturation* gets visible for all plots; however, the *Optimality* 

property for the  $N_O$ -dependency can be observed better for eight or 16 active cores [see Fig. 9(c) and (d)]. Over the complete sweep of the FCL kernel, the highest speedups are  $2\times$ ,  $4\times$ ,  $7.7\times$ , and  $13.8\times$  for, respectively, two, four, eight, and 16 cores.

The same properties can again be observed in Fig. 9(e)–(h) for the sweep of the LSTM kernel over the IFM and OFM sizes  $N_I$ ,  $N_O \in \{2, 34, ..., 162\}$ . The highest used FM size for the LSTM sweep is smaller than those used for the FCL sweep since an LSTM kernel is larger than an FCL kernel and, therefore, saturates faster the L1 memory of the *evaluation cluster* configuration. Over the complete sweep of the LSTM



Fig. 10. Speedup when using multiple cores for typical neural networks workload in RRM when the whole model fits into L1. The single-core speedup corresponds to the achieved speedup with all single-core implementations.

kernel, the highest achieved speedups are  $1.9 \times$ ,  $3.5 \times$ ,  $6.1 \times$ , and  $10.2 \times$  for, respectively, two, four, eight, and 16 cores.

3) Multicore, Benchmark Suite, Large Cluster: When using the large cluster configuration instead of the single-core configuration, the implementation was extended with the necessary synchronization and tile offset computation (see Section III-D4) implementation. Table IV compares the achieved MAC/cycle for the implementations when only one core in the large cluster configuration is active, including synchronization and tile offset computation, against the single-core configuration. On average, we lose 0.08 operations/cycle due to the parallelization overhead, which corresponds to approximately 2.6%. Taking this overhead into account, Fig. 10 shows the achieved speedups in relation to the speedups achieved on the single-core implementation, including the synchronization and tile offset computation.

A first observation shows that model B [12] and model H [13] achieve no or even a worse speedup when using more cores. As listed in Table I all layers of these models have an output FM size of 32 or even mostly less, resulting in highly starved cores achieving a maximum speedup of 1.4× against the "parallelized" single-core version. Again, this starvation corresponds to the *Saturation* property, as stated in Section IV. For these model sizes, only two cores in the *large cluster* configuration should be enabled as using more cores brings very limited performance gain while consuming more power.

The medium-sized models A [11], F [14], and G [19] with 24k–37k parameters achieve slightly higher speedups of 3.9×, 4.8×, and 4.7× when making use of all 16 available cores, respectively. The small speedup gain when using 16 PEs instead of eight PEs clearly shows that using 16 PEs is again a waste of energy and area for these medium-sized models.

Models with bigger layers, such as model C [16], D [20], and E [10], which each have multiple layers with  $\geq$ 100 OFM sizes, gain much more by using more cores and achieve speedups of 11.7×, 6.9×, and 7.8× when using all 16 cores and speedups of 6.2×, 5.1×, and 5.5× when using eight cores against using the parallelized implementation on a single core. Directly comparing them against our baseline single RISC-V IMC core implementation, this corresponds to total speedups of 193.7×, 110.4×, and 132.0× on 16 cores and 101.9×, 81.5×, and 93.4× on eight cores.

4) Multicore, Benchmark Suite, Small Cluster: With the smaller cluster configuration, including eight cores and only



Fig. 11. Layerwise breakdown of the computation time of each layer, including the DMA transcation time, which are overlapped with the computation for model E [10].

64-kB L1 memory, some form of the model tiling is necessary. The first straightforward approach of tiling on the layer-level means that the model is loaded and computed in a layer-by-layer fashion with the double-buffering approach described in Section III-D6. However, models C [16], D [20], and E [10] have layers that do not entirely fit into the L1 memory and, thus, require further tiling. As most models are highly unbalanced, any form of the tiling is improving load balance. We focus on the OFM tiling because IFM tiling causes additional overhead for combining results across the cores.

In an exemplary case study, we show a detailed analysis of the applied tiling with its consequences on model E [10], covering both cases of layer imbalance and too big layer sizes. The first layerwise computation cycle breakdown with staggered DMA transaction cycles (see Section III-D6) is shown in Fig. 11. As the individual layers would be too big for the small cluster configuration, these specific measurements were taken from the evaluation cluster configuration. The first look on layer 1 shows clearly that the DMA transaction for the second layer (which is progressed in parallel to the layer 1 computation) is much higher than the computation time for the layer. As layers 2 and 3 are both too big to fit into L1, their necessary tiling coincidentally improves this load imbalance. Fig. 12(a) shows that, even with tiled layers, the aforementioned DMA transaction for the second layer cannot be hidden, and we are bandwidth-limited. When using more than two cores, the situation even gets worse, and we are bandwidth limited over almost all layers, making the usage of four or more cores questionable. We have applied similar tiling to all reasonable big models and have listed the





Fig. 12. Layerwise breakdown of the computation time of each layer, including the DMA transactions time for model E [10]. (a) Model E with tiling. (b) Model E with tiling and batching.

achieved operations/cycles in Table V. We count  $1 \times$  MAC as  $2 \times$  operations. Overall, we achieve up to 6.94, 5.42, and 2.98 Op/cycle for four, two, and one cores, respectively. With the peak DMA bandwidth of 8 B/cycle, we lose on average 8.9%, 17.2%, and 38.2% to the achieved optimal Op/Cycle on one, two, and four cores due to the heavy load imbalance of the RRM benchmarks. We conclude that using four or more cores brings very limited gain unless the data bandwidth can be extended to >8 B/cycle.

5) Multicore, Benchmark Suite Batching, Small Cluster: One possibility to improve the situation is batching, meaning that we are computing multiple IFM at the same time, allowing us to reuse the loaded parameters. As this doubles the computation time while keeping the DMA transaction time constant, we can push our example model E for most layers from bandwidth-limited into computation-limited operation. Fig. 12(b) shows the tiled model E, where each layer is working simultaneously on two batched IFM. Batching solves the bandwidth limitations completely when using only a single core and almost entirely when using two or four cores. In addition, the fully bandwidth-limited situation shifts from four cores to eight cores. Only for the single-core implementation, we reach the optimal case as in the *large cluster* configuration. However, it improves the situation significantly, as shown in Table V. We achieve up to 10.17, 6.03, and 3.17 op/cycle for four, two, and one cores correspondingly. The batching, therefore, enables an average loss of only 15.6% on the average optimal 10.3 op/cycle, making the usage of four cores in combination with a data bandwidth of 8 B/cycle reasonable. It should be noted that this form of batching increases the latency of the model, which might violate the tight timing constraints for RRM decisions at the physical layer.

# C. Hardware Implementation

To analyze the implementation of the extended RI5CY core, an eight-track low-threshold (LVT) standard cell library of the Globalfoundries 22-nm FDX technology was used. We used Synopsys Design Compiler 18.06 for synthesis and Cadence Innovus 18.11 for the back-end flow. The gate-level simulations with back-annotated delays for the power estimates were run with Modelsim Questa v2019.1 on the final layout.

The implemented extensions have no influence on the critical path, which lays between the load-store unit and



Fig. 13. Area distribution of the extended RI5CY core.

the memory in the write-back stage. The extended RI5CY achieves 380 MHz at 0.65 V at typical conditions at room temperature. The extensions introduce a small area overhead of 2.3 kGE, which corresponds to 3.4% of the total core area. The area breakdown, as shown in Fig. 13, results from the final placed-and-routed layout. From the performance perspective, a single extended core performs the relevant benchmarks on average 10.6× faster than the standard RISC-V core with RV32-IMC instructions and achieves 566 MMAC/s instead of 21 MMAC/s. When the core is using the extensions, the power consumption rises from 1.73 to 2.61 mW (51% total increase). While the decoder contributes little more power (approx. 5  $\mu$ W), the higher power consumption is mainly due to the higher utilization of the compute units (ALU and MAC unit, i.e., 0.57 mW/33% of the total power), the increased GPR usage (0.16 mW/9%), and the higher use of the load-store unit (0.05 mW/3%). However, the overall energy efficiency at 218 GMAC/s/W shows a 10× improvement. The power consumed by the memories L1, L2, and the rest of the system is not taken into account. Taking these energy costs into account would most likely result in energy-efficiency gains closer to the observed performance gains. The given 10× energy-efficiency improvement can be taken as a safe lower bound on the overall energy-efficiency improvements for the RRM acceleration system.

## D. Comparison With Related Work

Table VI compares performance and energy efficiency numbers of various related work: a hardwired accelerator [47], a GPU [48], a vector processor [49], our baseline RV32IMC core, and our proposed RRM-ASIP. The GPU comes with the highest performance and slightly lower energy efficiency than the hardwired accelerator. However, with our complete benchmark set of 3.2 MOp (an average of 320 kOp per

TABLE VI COMPARISON WITH RELATED WORK

|                                                | Tech.<br>[nm <sup>2</sup> ] | Area<br>[mm <sup>2</sup> ]                               | Arith.         | Freq.<br>[MHz] | Perf. [OP/cyc] | $\frac{\text{Perf.}}{\left[\frac{\text{GOP}}{\text{s}}\right]}$ | En.Eff. [GOP/s W                        |
|------------------------------------------------|-----------------------------|----------------------------------------------------------|----------------|----------------|----------------|-----------------------------------------------------------------|-----------------------------------------|
| GPU <sup>a</sup> [48]<br>GPU <sup>a</sup> [48] | 12<br>12                    | <350<br><350                                             | int8<br>fp16   | 1'377<br>1'377 | -              | 11k<br>22k                                                      | 733.6<br>366.6                          |
| Vector P. [49]<br>Vector P. [49]               | 22<br>22                    | 0.44<br>2.16                                             | fp64<br>fp64   | 1'250<br>1'040 | -              | 4.91<br>32.4                                                    | 35.6<br>40.8                            |
| ASIC [47]                                      | 65                          | 14.4                                                     | int8           | 200            | -              | 409.6                                                           | 1'060                                   |
| STM32 [50]                                     | 40                          | <49                                                      | int8           | 480            | 1.42           | 0.68                                                            | 2.92                                    |
| RV32IMC<br>RRM ASIP                            | 22<br>22                    | 0.91 / 0.0128 <sup>c</sup><br>0.92 / 0.0133 <sup>c</sup> | int16<br>int16 | 380<br>380     | 0.11<br>2.98   | 0.042<br>1.13                                                   | 24.3 <sup>t</sup><br>433.7 <sup>t</sup> |

<sup>&</sup>lt;sup>a</sup> 8x64 tensor cores b power: core-only c complete system area / core-only area

model), the compute throughput of 11 TOp/s is disproportionately large. The vector processor supports floating-point operations, offering more numerical precision than needed by our applications, resulting in an increased area cost and lower energy efficiency than our RRM ASIP. The hardwired accelerator provides the highest energy efficiency; however, hardwired accelerators are not flexible to adapt to the rapidly changing RRM field as new algorithms would require a costly HW redesign [37]. Even though our implementation focuses on 16 bits instead of 8 bits, on a single-ASIP system, we achieve  $> 2 \times$  higher OP/cycle than a comparable commercially available dual-issue core (STM32H743). Adapting our HW and SW optimizations for 8-bit could be promising for less arithmetic-sensitive applications. Overall, our customized ISA instructions are tailored to the needs of the targeted LSTM and MLP RRM models while maintaining flexibility. In addition, the number of compute units is adequately scaled to the average benchmark size.

## VI. CONCLUSION

In this work, we have identified a selected set of recently proposed real-world RRM-targeted benchmarks based on MLPs and RNNs. Starting from a baseline, simple RISC-V core, we first introduce instruction extensions coupled with software optimizations for the selected RRM benchmarks and evaluate them on a single-core and multicore cluster acceleration system. For the single-core acceleration system, we demonstrate an energy efficiency of 218 GMAC/s/W and a throughput of 566 MMAC/s corresponding to an improvement of 10× and 10.6×, respectively, over the single-core system with a baseline RV32IMC core. For the multicore acceleration system, we analyze the parallel speedup dependency on the input and output FM size for FCLs and LSTM layers, achieving up to  $10.2 \times$  speedup with 16 cores over a single extended RI5CY core for single LSTM layers and a speedup of 13.8× for single FCL. On the full RRM benchmark suite, we achieve an average overall speedup of 16.4x, 25.2x, 31.9x, and 38.8× on two, four, eight, and 16 cores, respectively, compared to our single-core RV32IMC baseline implementation.

## ACKNOWLEDGMENT

The authors thank Matteo Spallanzani for the valuable discussions.

#### REFERENCES

- [1] N. D. Tripathi, J. H. Reed, and H. F. VanLandingham, Radio Resource Management in Cellular Systems, vol. 618. Springer, 2006. [Online]. Available: https://books.google.ch/books/hl=de&lr=&id=5dc-AAAAQBAJ&oi=fnd&pg=PP13&dq=Radio+Resource+Management+in+Cellular+Systems&ots=6Re5ZIU6Ru&sig=s23Kqqs9Y6MP6ycAOW0z5a1YHXE#v=onepage&q=Radio%20Resource%20Management%20in%20Cellular%20Systems&f=false
- [2] S. Manap, K. Dimyati, M. N. Hindia, M. S. A. Talip, and R. Tafazolli, "Survey of radio resource management in 5G heterogeneous networks," *IEEE Access*, vol. 8, pp. 131202–131223, 2020.
- [3] M. Naeem, K. Illanko, A. Karmokar, A. Anpalagan, and M. Jaseemuddin, "Optimal power allocation for green cognitive radio: Fractional programming approach," *IET Commun.*, vol. 7, no. 12, pp. 1279–1286, Aug. 2013.
- [4] Q. Shi, M. Razaviyayn, Z.-Q. Luo, and C. He, "An iteratively weighted MMSE approach to distributed sum-utility maximization for a MIMO interfering broadcast channel," in *Proc. IEEE Int. Conf. Acoust., Speech Signal Process. (ICASSP)*, May 2011, pp. 3060–3063.
- [5] K. I. Ahmed, H. Tabassum, and E. Hossain, "Deep learning for radio resource allocation in multi-cell networks," *IEEE Netw.*, vol. 33, no. 6, pp. 188–195, Nov. 2019.
- [6] A. Hannun et al., "Deep speech: Scaling up end-to-end speech recognition," 2014, arXiv:1412.5567. [Online]. Available: https://arxiv.org/abs/1412.5567
- [7] H. Ze, A. Senior, and M. Schuster, "Statistical parametric speech synthesis using deep neural networks," in *Proc. IEEE Int. Conf. Acoust.*, *Speech Signal Process.*, May 2013, pp. 7962–7966.
- [8] Y. Wu et al., "Google's neural machine translation system: Bridging the gap between human and machine translation," pp. 1–23, 2016, arXiv:1609.08144. [Online]. Available: http://arxiv.org/abs/1609.08144
- [9] M. Zanghieri, S. Benatti, A. Burrello, V. Kartsch, F. Conti, and L. Benini, "Robust real-time embedded EMG recognition framework using temporal convolutional networks on a multicore IoT processor," *IEEE Trans. Biomed. Circuits Syst.*, vol. 14, no. 2, pp. 244–256, Apr. 2020.
- [10] H. Sun, X. Chen, Q. Shi, M. Hong, X. Fu, and N. D. Sidiropoulos, "Learning to optimize: Training deep neural networks for wireless resource management," in *Proc. IEEE 18th Int. Workshop Signal Process. Adv. Wireless Commun. (SPAWC)*, Jul. 2017, pp. 1–6.
- [11] U. Challita, L. Dong, and W. Saad, "Proactive resource management for LTE in unlicensed spectrum: A deep learning perspective," 2017, arXiv:1702.07031. [Online]. Available: http://arxiv.org/abs/1702.07031
- [12] O. Naparstek and K. Cohen, "Deep multi-user reinforcement learning for distributed dynamic spectrum access," *IEEE Trans. Wireless Commun.*, vol. 18, no. 1, pp. 310–323, Jan. 2019.
- [13] M. Eisen, C. Zhang, L. F. O. Chamon, D. D. Lee, and A. Ribeiro, "Learning optimal resource allocations in wireless systems," *IEEE Trans. Signal Process.*, vol. 67, no. 10, pp. 2775–2790, May 2019.
- [14] Y. S. Nasir and D. Guo, "Multi-agent deep reinforcement learning for dynamic power allocation in wireless networks," 2018, arXiv:1808.00490. [Online]. Available: http://arxiv.org/abs/1808.00490
- [15] W. Lee, M. Kim, and D.-H. Cho, "Deep power control: Transmit power control scheme based on convolutional neural network," *IEEE Commun. Lett.*, vol. 22, no. 6, pp. 1276–1279, Jun. 2018.
- [16] H. Ye and G. Y. Li, "Deep reinforcement learning for resource allocation in V2V communications," in *Proc. IEEE Int. Conf. Commun. (ICC)*, May 2018, pp. 1–6.
- [17] M. Yao, M. Sohul, V. Marojevic, and J. H. Reed, "Artificial intelligence defined 5G radio access networks," *IEEE Commun. Mag.*, vol. 57, no. 3, pp. 14–20, Mar. 2019.
- [18] E. Ghadimi, F. D. Calabrese, G. Peters, and P. Soldati, "A reinforcement learning approach to power control and rate adaptation in cellular networks," in *Proc. IEEE Int. Conf. Commun. (ICC)*, May 2017, pp. 1–7.
- [19] Y. Yu, T. Wang, and S. C. Liew, "Deep-reinforcement learning multiple access for heterogeneous wireless networks," *IEEE J. Sel. Areas Commun.*, vol. 37, no. 6, pp. 1277–1290, Jun. 2017.
- [20] S. Wang, H. Liu, P. H. Gomes, and B. Krishnamachari, "Deep reinforce-ment learning for dynamic multichannel access in wireless networks," *IEEE Trans. Cognit. Commun. Netw.*, vol. 4, no. 2, pp. 257–265, Jun. 2018.
- [21] International Organization for Standardization/International Electrotechnical Commission and others, Information Technology—Open Systems Interconnection—Basic Reference Model: The Basic Model, Standard ISO/IEC 7498-1:1994, 1994, vol. 427. [Online]. Available: https://www.iso.org/standard/20269.html

- [22] R. Andri, T. Henriksson, and L. Benini, "Extending the RISC-V ISA for efficient RNN-based 5G radio resource management," in *Proc. 57th* ACM/IEEE Design Autom. Conf. (DAC), Jul. 2020, pp. 1–6.
- [23] M. Gautschi et al., "Near-threshold RISC-V core with DSP extensions for scalable IoT endpoint devices," *IEEE Trans. Very Large Scale Integr.* (VLSI) Syst., vol. 25, no. 10, pp. 2700–2713, Oct. 2017.
- [24] A. Pullini, D. Rossi, I. Loi, G. Tagliavini, and L. Benini, "Mr.Wolf: An energy-precision scalable parallel ultra low power SoC for IoT edge processing," *IEEE J. Solid-State Circuits*, vol. 54, no. 7, pp. 1970–1981, Jul. 2019.
- [25] I. Vaswani et al., "Attention is all you need," in Proc. Adv. Neural Inf. Process. Syst., vol. 30, pp. 5998–6008, 2017.
- [26] D. Lin, S. Talathi, and S. Annapureddy, "Fixed point quantization of deep convolutional networks," in *Proc. Int. Conf. Mach. Learn.*, 2016, pp. 2849–2858.
- [27] B. Jacob et al., "Quantization and training of neural networks for efficient integer-arithmetic-only inference," in Proc. IEEE/CVF Conf. Comput. Vis. Pattern Recognit., Jun. 2018, pp. 2704–2713.
- [28] G. L. Santos, P. T. Endo, D. Sadok, and J. Kelner, "When 5G meets deep learning: A systematic review," *Algorithms*, vol. 13, no. 9, p. 208, Sep. 2020.
- [29] Marvell OCTEON TX2 DPDK Overview, Marvell, Hamilton, Bermuda, 2020.
- [30] M. Yang, Y. Li, D. Jin, L. Su, S. Ma, and L. Zeng, "OpenRAN: A software-defined ran architecture via virtualization," ACM SIGCOMM Comput. Commun. Rev., vol. 43, no. 4, pp. 549–550, 2013.
- [31] EdgeQ. Accessed: Feb. 24, 2021. [Online]. Available: www.edgeq.io
- [32] OpenHW. Accessed: Feb. 24, 2021. [Online]. Available: www. openhwgroup.org
- [33] Intel Corp. (2019). Intel-Architecture Instruction Set Extensions and Future Features Programming Reference. [Online]. Available: https://software.intel.com/en-us/download/intel-architecture-instructionset-extensions-and-future-features-programming-reference
- [34] J. Yiu, "Introduction to Armv8.1-M architecture," ARM, White Paper, Feb. 2019, pp. 1–14. [Online]. Available: https://pages.arm.com/rs/312-SAX-488/images/Introduction\_to\_Armv8.1-M\_architecture.pdf
- [35] N. Neves, N. Sebastiao, D. Matos, P. Tomas, P. Flores, and N. Roma, "Multicore SIMD ASIP for next-generation sequencing and alignment biochip platforms," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 23, no. 7, pp. 1287–1300, Jul. 2015.
- [36] X. Guan, Y. Fei, and H. Lin, "Hierarchical design of an application-specific instruction set processor for high-throughput and scalable FFT processing," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 20, no. 3, pp. 551–563, Mar. 2012.
- [37] S. Shahabuddin, A. Mammela, M. Juntti, and O. Silven, "ASIP for 5G and beyond: Opportunities and vision," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 68, no. 3, pp. 851–857, Mar. 2021.
- [38] L. Lai, N. Suda, and V. Chandra, "CMSIS-NN: Efficient neural network kernels for arm cortex-M CPUs," in *Proc. Int. Conf. Hardw./Softw. Codesign Syst. Synth.*, 2018, pp. 1–2.
- [39] A. Garofalo, M. Rusci, F. Conti, D. Rossi, and L. Benini, "PULP-NN: Accelerating quantized neural networks on parallel ultra-low-power RISC-V processors," *Phil. Trans. Roy. Soc. A, Math., Phys. Eng. Sci.*, vol. 378, no. 2164, Feb. 2020, Art. no. 20190155.
- [40] C.-W. Lin and J.-S. Wang, "A digital circuit design of hyperbolic tangent sigmoid function for neural networks," in *Proc. IEEE Int. Symp. Circuits Syst.*, May 2008, pp. 856–859.
- [41] K. Leboeuf, A. H. Namin, R. Muscedere, H. Wu, and M. Ahmadi, "High speed VLSI implementation of the hyperbolic tangent sigmoid function," in *Proc. 3rd Int. Conf. Converg. Hybrid Inf. Technol.*, vol. 1, 2008, pp. 1070–1073.
- [42] C.-H. Tsai, Y.-T. Chih, W. H. Wong, and C.-Y. Lee, "A hardware-efficient sigmoid function with adjustable precision for a neural network system," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 62, no. 11, pp. 1073–1077, Nov. 2015.
- [43] D. E. Rumelhart, G. E. Hinton, and R. J. Williams, "Learning representations by back-propagating errors," *Nature*, vol. 323, no. 6088, pp. 533–536, Oct. 1986.
- [44] S. Hochreiter and J. Schmidhuber, "Long short-term memory," Neural Comput., vol. 9, no. 8, pp. 1735–1780, Nov. 1997.
- [45] É. F. Zulian, G. Haugou, C. Weis, M. Jung, and N. Wehn, "System simulation with PULP virtual platform and SystemC," in *Proc. Conf.* Rapid Simulation Perform. Eval. Methods Tools, Jan. 2020, pp. 1–7.
- [46] (2018). GreenWaves Technologies Unveils GAP8 Processor for AI at the Edge. [Online]. Available: https://venturebeat.com/

- [47] S. Yin *et al.*, "A high energy efficient reconfigurable hybrid neural network processor for deep learning applications," *IEEE J. Solid-State Circuits*, vol. 53, no. 4, pp. 968–982, Apr. 2018.
- [48] Jetson AGX Xavier Developer Kit Nvidia Corporation, Santa Clara, CA, USA, 2019, pp. 1–36. [Online]. Available: https:// developer.nvidia.com/embedded/jetson-agx-xavier-developer-kit
- [49] M. Cavalcante, F. Schuiki, F. Zaruba, M. Schaffner, and L. Benini, "Ara: A 1-GHz+ scalable and energy-efficient RISC-V vector processor with multiprecision floating-point support in 22-nm FD-SOI," *IEEE Trans.* Very Large Scale Integr. (VLSI) Syst., vol. 28, no. 2, pp. 530–543, Feb. 2020.
- [50] A. Burrello, A. Garofalo, N. Bruschi, G. Tagliavini, D. Rossi, and F. Conti, "DORY: Automatic end-to-end deployment of real-world DNNs on low-cost IoT MCUs," Tech. Rep., Aug. 2020. [Online]. Available: https://ieeexplore.ieee.org/abstract/document/9381618



Gianna Paulin (Student Member, IEEE) received the B.Sc. and M.Sc. degrees in electrical engineering and information technology from the Swiss Federal Institute of Technology, ETH Zürich (ETHZ), Zürich, Switzerland, in 2017 and 2019, respectively, where she is working toward the Ph.D. degree at the Integrated Systems Laboratory.

Her main interests lay in reduced precision deep learning from the algorithmic and hardware acceleration aspect with a focus on time series applications and low power embedded systems.



**Renzo Andri** (Member, IEEE) received the B.Sc., M.Sc., and Ph.D. degrees in electrical engineering and information technology from ETH Zürich, Zürich, Switzerland, in 2013, 2015, and 2020, respectively.

He is currently a Senior Researcher with the Computing Systems Laboratory, Huawei Technologies, Zurich Research Center, Zürich. His research focuses on energy-efficient machine learning acceleration from embedded system design to full-custom IC design.

Dr. Andri won the IEEE TCAD Donald O. Pederson Award in 2019.



**Francesco Conti** (Member, IEEE) received the Ph.D. degree in electronic engineering from the University of Bologna, Bologna, Italy, in 2016.

From 2016 to 2020, he was a Post-Doctoral Researcher with the Integrated Systems Laboratory, Digital Systems Group, ETH Zürich, Zürich, Switzerland. He is currently an Assistant Professor with the DEI Department, University of Bologna. He focuses on the development of deep learning-based intelligence on top of ultralow power, ultra-energy efficient programmable

Systems-on-Chip—from both the hardware and software perspective.

Dr. Conti's work has resulted in more than 40 publications in international conferences and journals and has been awarded several times, including the 2020 IEEE TCAS-I Darlington Best Paper Award.



Luca Benini (Fellow, IEEE) has served as the Chief Architect for the Platform2012 in STMicroelectronics, Grenoble, France. He is currently the Chair of Digital Circuits and Systems with ETH Zürich, Zürich, Switzerland, and a Full Professor with the University of Bologna, Bologna, Italy. He is also active in the area of energy-efficient smart sensors and sensor networks. He has published more than 1000 articles in peer-reviewed international journals and conferences, four books, and several book chapters. His research interests are in energy-efficient

system and multicore System-on-Chips (SoC) design.

Dr. Benini is also a Fellow of the ACM and a member of the Academia Europaea.